## Quiz Microprocessor Total points 10/10 (?) Solve all Questions Email address \* ameythakur@ternaengg.ac.in Class: TE B DiV X Name of Student \* **AMEY THAKUR** Correct answer **Correct Answer** ★ Roll No \* 50 Correct answer **Correct Answer**

| 1.In 8086, Example for Non maskable interrupts are                      | 1/1      |
|-------------------------------------------------------------------------|----------|
| a) TRAP                                                                 | <b>✓</b> |
| ( b) RST6.5                                                             |          |
| C) INTR                                                                 |          |
| (a) RST6.6                                                              |          |
| Other:                                                                  |          |
|                                                                         |          |
| ✓ 2.In 8086 microprocessor one of the following statements is not true? | 1/1      |
| a)coprocessor is interfaced in max mode                                 |          |
| b) coprocessor is interfaced in min mode                                | <b>✓</b> |
| c) I /O can be interfaced in max / min mode                             |          |
| d) supports pipelining                                                  |          |
|                                                                         |          |
| ✓ 3.Which group of instructions do not affect the flags?                | 1/1      |
| a) Arithmetic operations                                                |          |
| b)Logic operation                                                       |          |
| c) Data transfer operations                                             | <b>✓</b> |
| d) Branch operations                                                    |          |
|                                                                         |          |

| <b>~</b> | 4.Which of the following is not an 8086/8088 general-purpose register | ? * 1/1  |
|----------|-----------------------------------------------------------------------|----------|
| 0        | a) Code segment (CS)                                                  |          |
| •        | b) Data segment (DS)                                                  | <b>✓</b> |
| 0        | c) Stack segment (SS)                                                 |          |
| 0        | d)Address segment (AS)                                                |          |
| <b>✓</b> | 5.The 80386DX is a processor that supports                            | 1/1      |
| 0        | a) 8-bit data operand                                                 |          |
| 0        | b) 16-bit data operand                                                |          |
| 0        | c) 32-bit data operand                                                |          |
|          | d) all of the mentioned                                               | <b>✓</b> |
| <b>~</b> | 6. The memory management of 80386 supports                            | 1/1      |
| 0        | a)virtual memory                                                      |          |
| 0        | b)paging                                                              |          |
| 0        | c)four levels of protection                                           |          |
| •        | d)all of the mentioned                                                | <b>✓</b> |
|          | Other:                                                                |          |

| 7. The 80386 enables itself to organize the available physical memory into 1/1 pages, which is known as                 |
|-------------------------------------------------------------------------------------------------------------------------|
| a) segmentation                                                                                                         |
| b)paging                                                                                                                |
| c) memory division                                                                                                      |
| d) none of the mentioned                                                                                                |
| ✓ 8. The instructions that pass through the fetch, decode and execution 1/1 stages sequentially is known as             |
| a) sequential instruction                                                                                               |
| b) sequence of fetch, decode and execution                                                                              |
| c) linear instruction sequencing                                                                                        |
| d) non-linear instruction sequencing                                                                                    |
| <ul> <li>9. The execution in which the consecutive instruction execution in a sequential flow is hampered is</li> </ul> |
| a) speculative execution                                                                                                |
| <ul><li>b) out of turn execution</li></ul>                                                                              |
| c)dual independent bus                                                                                                  |
| d) multiple branch prediction                                                                                           |

| <b>~</b> | 10. The unit that accepts the sequence of instructions from the instruction cache as input is | 1/1      |
|----------|-----------------------------------------------------------------------------------------------|----------|
| •        | a) fetch-decode unit                                                                          | <b>✓</b> |
| 0        | b) dispatch-execute unit                                                                      |          |
| 0        | c) retire unit                                                                                |          |
| 0        | d) none                                                                                       |          |

This form was created inside of Terna.

Google Forms